HY57V641620HGT-6

产品概述

IC Picture

图片仅供参考

制造商IC编号 HY57V641620HGT-6
厂牌 SK HYNIX/海力士
IC 类别 SDRAM
IC代码 4MX16 SD
共通IC编号 HY57V641620HGT-6 #160 #1
HY57V641620HGT-6 T/R
HY57V641620HGT-6(4X16)
HY57V641620HGT-6(L/T3D
HY57V641620HGT-6/7
HY57V641620HGT-6/7/S/H
HY57V641620HGT-6/7H
HY57V641620HGT-6/H
HY57V641620HGT-60
HY57V641620HGT-6HYUNDA

产品详情

脚位/封装 SD 4MX16-
外包装 TRAY
无铅/环保 含铅
电压(伏) 3.3 V
温度规格 0 C~+70 C
速度 166 MHZ
标准包装数量
标准外箱
Number Of Words 4M
Bit Organization x16
Density 64M
Package Material normal
Interface LVTTL
Hynix Memory HY
No Of Banks 4 banks
Die Generation 5th Gen.
Power Consumption normal power
Shipping Method tray

DESCRIPTION The Hynix HY57V641620HG is a 67,108,864-bit CMOS Synchronous DRAM, ideally suited for the Mobile applications r which require low power consumption and extended temperature range. HY57V641620HG is organized as 4banks of 1,048,576x16. HY57V641620HG is offering fully synchronous operation referenced to a positive edge of the clock. All inputs and outputs are synchronized with the rising edge of the clock input. The data paths are internally pipelined to achieve very high bandwidth. All input and output voltage levels are compatible with LVTTL. Programmable options include the length of pipeline (Read latency of 2 or 3), the number of consecutive read or write cycles initiated by a single control command (Burst length of 1,2,4,8 or Full page), and the burst count sequence(sequential or interleave). A burst of read or write cycles in progress can be terminated by a burst terminate command or can be interrupted and replaced by a new burst read or write command on any cycle. (This pipelined design is not restricted by a `2N` rule.

供应链有货

IC 编号 数量 生产年份
HY57V641620HGT-6 214 索取报价
HY57V641620HGT-6 800 4 索取报价
HY57V641620HGT-6 3,820 05+ 索取报价
HY57V641620HGT-6 8,400 10+ 索取报价
HY57V641620HGT-6 2,219 2006+ 索取报价
HY57V641620HGT-6 900 索取报价
HY57V641620HGT-6 10,000 2009+ 索取报价
HY57V641620HGT-6 1,125 200438 索取报价
HY57V641620HGT-6 900 100% NEW 索取报价
HY57V641620HGT-6 16,354 09+ 索取报价