MT41J128M16JT-093:K

产品概述

IC Picture

图片仅供参考

制造商IC编号 MT41J128M16JT-093:K
厂牌 MICRON/美光
IC 类别 DDR3 SDRAM
IC代码 128MX16 DDR3
共通IC编号 MT41J128M16JT-093:K TR
MT41J128M16JT-093:KTR
MT41J128M16JT-093K

产品详情

脚位/封装 FBGA-96
外包装 TRAY
无铅/环保 无铅/环保
电压(伏) 1.5 V
温度规格 0 C~+85 C
速度 2133 MBPS
标准包装数量 1368
标准外箱
Number Of Words 128M
Bit Organization x16
Density 2G
Max Clock Frequency 1067 MHz
Production Status Production
Product Family DDR3 SDRAM
Version J
Die Revision K

Description DDR3 SDRAM uses a double data rate architecture to achieve high-speed operation. The double data rate architecture is an 8n-prefetch architecture with an interface designed to transfer two data words per clock cycle at the I/O pins. A single read or write operation for the DDR3 SDRAM effectively consists of a single 8n-bit-wide, four-clockcycle data transfer at the internal DRAM core and eight corresponding n-bit-wide, onehalf-clock-cycle data transfers at the I/O pins. The differential data strobe (DQS, DQS#) is transmitted externally, along with data, for use in data capture at the DDR3 SDRAM input receiver. DQS is center-aligned with data for WRITEs. The read data is transmitted by the DDR3 SDRAM and edge-aligned to the data strobes. The DDR3 SDRAM operates from a differential clock (CK and CK#). The crossing of CK going HIGH and CK# going LOW is referred to as the positive edge of CK. Control, command, and address signals are registered at every positive edge of CK. Input data is registered on the first rising edge of DQS after the WRITE preamble, and output data is referenced on the first rising edge of DQS after the READ preamble. Read and write accesses to the DDR3 SDRAM are burst-oriented. Accesses start at a selected location and continue for a programmed number of locations in a programmed sequence. Accesses begin with the registration of an ACTIVATE command, which is then followed by a READ or WRITE command. The address bits registered coincident with the ACTIVATE command are used to select the bank and row to be accessed. The address bits registered coincident with the READ or WRITE commands are used to select the bank and the starting column location for the burst access. The device uses a READ and WRITE BL8 and BC4. An auto precharge function may be enabled to provide a self-timed row precharge that is initiated at the end of the burst access. As with standard DDR SDRAM, the pipelined, multibank architecture of DDR3 SDRAM allows for concurrent operation, thereby providing high bandwidth by hiding row precharge and activation time. A self refresh mode is provided, along with a power-saving, power-down mode.

供应链有货

IC 编号 数量 生产年份
MT41J128M16JT-093:K 100,000+ 21+/22+ 索取报价
MT41J128M16JT-093:K 10,000 23+ 索取报价
MT41J128M16JT-093:K 2,174 21+ 索取报价
MT41J128M16JT-093:K 10,000 索取报价
MT41J128M16JT-093:K 110 2022+ 索取报价
MT41J128M16JT-093:K 12,770 索取报价
MT41J128M16JT-093:K 981 索取报价
MT41J128M16JT-093:K 2,193 索取报价
MT41J128M16JT-093:KTR 7,047 索取报价
MT41J128M16JT-093:KTR 13,887 索取报价

可替代IC编号

IC 编号 脚位/封装 电压(伏) 速度 温度规格
IS43TR16128C FBGA-96 1.5 V 2133 MBPS
IS43TR16128D FBGA-96 1.5 V 2133 MBPS
K4B2G0846F-BCNB FBGA-78 1.5 V 2133 MBPS 0 C~+85 C
K4B2G1646F-BCNB FBGA-96 1.5 V 2133 MBPS 0 C~+85 C

FFFE/互通料号 (形式,腳位和功能对等)

IC 编号 脚位/封装 电压(伏) 速度 温度规格
H5TQ2G63DFR-TECR FBGA-96 1.5 V 2133 MBPS 0 C~+85 C
H5TQ2G63FFR-TECR FBGA-96 1.5 V 2133 MBPS 0 C~+85 C
H5TQ2G63GFR-TECR FBGA-96 1.5 V 2133 MBPS 0 C~+85 C
IS43TR16128B-093NB FBGA-96 1.5 V 2133 MBPS 0 C~+85 C
IS43TR16128B-093NBL FBGA-96 1.5 V 2133 MBPS 0 C~+85 C
IS43TR16128B-093NBL-TR FBGA-96 1.5 V 2133 MBPS 0 C~+85 C
IS43TR16128B-093NBLC FBGA-96 1.5 V 2133 MBPS 0 C~+85 C
IS43TR16128C-093NBL FBGA-96 1.5 V 2133 MBPS 0 C~+85 C
IS43TR16128C-093NBL-TR FBGA-96 1.5 V 2133 MBPS 0 C~+85 C
IS43TR16128D-093NB FBGA-96 1.5 V 2133 MBPS 0 C~+85 C